DataSheet.es    


PDF S2043 Data sheet ( Hoja de datos )

Número de pieza S2043
Descripción (S2042 / S2043) HIGH PERFORMANCE SERIAL INTERFACE CIRCUITS
Fabricantes AMCC 
Logotipo AMCC Logotipo



Hay una vista previa y un enlace de descarga de S2043 (archivo pdf) en la parte inferior de esta página.


Total 20 Páginas

No Preview Available ! S2043 Hoja de datos, Descripción, Manual

www.DataSheet4U.com
PRELIMINARY
DHEIVGICHEPSEPERCFIOFIRCAMTAIONNCE SERIAL INTERFACE CIRCUITS
BHiICGMHOPSERPFEOCRLMCALNOCCEK SGEERNIAERLAINTTOERRFACE CIRCUITS
®
S2042/S2043
S2042/S2043
FEATURES
• Functionally compliant with ANSI X3T11 Fibre
Channel physical and transmission protocol
standards
• S2042 transmitter incorporates phase-locked loop
(PLL) providing clock synthesis from low-speed
reference
• S2043 receiver PLL configured for clock and
data recovery
• 1062, 531 and 266 Mb/s operation
• 10- or 20-bit parallel TTL compatible interface
• 1 watt typical power dissipation for chipset
• +3.3/+5V power supply
• Low-jitter serial PECL compatible interface
• Lock detect
• Local loopback
• 10mm x 10mm 52 PQFP package
• Fibre Channel framing performed by receiver
• Continuous downstream clocking from receiver
• TTL compatible outputs possible with +5V I/O
power supply
APPLICATIONS
High-speed data communications
• Supercomputer/Mainframe
• Workstation
• Switched networks
• Proprietary extended backplanes
• Mass storage devices/RAID drives
GENERAL DESCRIPTION
The S2042 and S2043 transmitter and receiver pair
are designed to perform high-speed serial data trans-
mission over fiber optic or coaxial cable interfaces
conforming to the requirements of the ANSI X3T11
Fibre Channel specification. The chipset is select-
able to 1062, 531 or 266 Mbit/s data rates with
associated 10- or 20-bit data word.
The chipset performs parallel-to-serial and serial-to-
parallel conversion and framing for block-encoded
data. The S2042 on-chip PLL synthesizes the high-
speed clock from a low-speed reference. The S2043
on-chip PLL synchronizes directly to incoming digital
signals to receive the data stream. The transmitter
and receiver each support differential PECL-compat-
ible I/O for fiber optic component interfaces, to
minimize crosstalk and maximize data integrity. Lo-
cal loopback allows for system diagnostics. The TTL
I/O section can operate from either a +3.3V or a +5V
power supply. With a 3.3V power supply the chipset
dissipates only 1W typically.
Figure 1 shows a typical network configuration incor-
porating the chipset. The chipset is compatible with
AMCC’s S2036 Open Fiber Control (OFC) device.
Figure 1. System Block Diagram
S2036
Open
Fiber
Control
(OFC)
Fibre
Channel
Controller
S2042
TX
S2043
RX
Optical
TX
Optical
RX
Applied Micro Circuits Corporation
6195 Lusk Blvd., San Diego, CA 92121 • (619) 450-9333
Optical
RX
Optical
TX
S2043
RX
S2042
TX
S2036
Open
Fiber
Control
(OFC)
Fibre
Channel
Controller
1

1 page




S2043 pdf
HIGH PERFORMANCE SERIAL INTERFACE CIRCUITS
S2042/S2043
Figure 6. Loopback Interface Diagram
Data In
OE0, OE1
S2042
Fibre
Channel
Transmitter
S2043
Fibre
Channel
Receiver
Data Out
CLK
Data Out
CLK
S2043
Fibre
Channel
Receiver
S2042
Fibre
Channel
Transmitter
Data In
OE0, OE1
When framing is disabled by low SYNCEN, the S2043
simply achieves bit synchronization within 250 bit times
and begins to deliver parallel output data words whenever
it has received full transmission words. No attempt is made
to synchronize on any particular incoming character. The
SYNCEN input should be static during operation (i.e.
connected to VCC or GND). The S2043 will not main-
tain the existing byte synchronization when SYNCEN
transitions from the active to inactive state.
The SYNC output signal will go high whenever a
K28.5 character (positive disparity) is present on the
parallel data outputs. The SYNC output signal will be
low at all other times. This is true whether the S2043
is operating in 10-bit mode or in 20-bit mode. In 20-
bit mode, the K28.5 byte will always be placed in the
MSB (D0-D9). In 10-bit mode, the K28.5 will be
clocked with the RCLKN output.
Lock Detect
The S2043 lock detect function indicates the state of
the phase-locked loop (PLL) clock recovery unit. The
PLL will indicate lock within 250 bit times after the
start of receiving serial data inputs. If the serial data
inputs have an instantaneous phase jump (from a
serial switch, for example) the PLL will not indicate
an out-of-lock state, but will recover the correct phase
alignment within 250 bit times. If a run length of 64
bits is exceeded, or if the transition density is less
than 12%, the loop will be declared out of lock and
will attempt to re-acquire bit synchronization. When
lock is lost, the PLL will shift from the serial input
data to the reference clock, so that correct frequency
downstream clocking will be maintained.
In any transfer of PLL control from the serial data to
the reference clock, the RCLK/RCLKN output remains
phase continuous and glitch free, assuring the integ-
rity of downstream clocking.
Table 4. Receiver Operating Modes
Reference
Word Clock RCLK/RCLKN
Data Rate Width Frequency Frequency
RATESEL DWS REFSEL (Mbits/sec) (Bits) (MHz)
(MHz)
0
1
1
1062.5
10 106.25
53.125
0
0
0
1062.5
20 53.125
53.125
1
1
1
531.25
10 53.125
53.125
1
0
0
531.25
20 26.5625
26.5625
Open 1
1 265.625 10 26.5625 26.5625
Start-Up Procedure
The clock recovery PLL requires an initilization proce-
dure to correctly achieve lock on the serial data inputs.
At power-up or loss of lock, the PLL must first acquire
frequency lock to the local reference clock. This can be
accomplished in three ways: 1) The –LOCK_REF pin
can be connected to a 10 ms reset signal to initialize
the PLL. 2) By guaranteeing that no data is seen at the
serial data inputs for a minimum of 10 ms upon power-
up. 3) The S2043 can be put into the loopback mode
and the loopback outputs of the S2042 must be quies-
cent for a minimum of 10 ms after power-up.
Other Operating Modes
Loopback
Local loopback requires a S2042 and a S2043 as shown
in the Figure 6. When enabled, serial data from the
S2042 transmitter is sent to the S2043 receiver, where
the clock is extracted and the data is deserialized. The
parallel data is then sent to the subsystem for verifica-
tion. This loopback mode provides the capability to
perform offline testing of the interface to guarantee the
integrity of the serial channel before enabling the trans-
mission medium. It also allows system diagnostics.
Operating Frequency Range
The S2042 and S2043 are optimized for operation at
the Fibre Channel rates of 266, 531 and 1062 Mbit/s.
Operation at other than Fibre channel rates is pos-
sible if the rate falls within ±10% of the nominal rate.
REFCLK must be selected to be within 100 ppm of
the desired byte or word clock rate.
Test Modes
The TEST pin on the S2042 and the SYNCEN pin on
the S2043 provide a PLL bypass mode that can be
used for operating the digital area of the chip. In this
mode, clock signals are input through the reference
clock pins. This can be used for testing the device
during the manufacturing process or during an off-
line self-test. Sync detection is always enabled in
test mode.
Applied Micro Circuits Corporation
6195 Lusk Blvd., San Diego, CA 92121 • (619) 450-9333
5

5 Page





S2043 arduino
HIGH PERFORMANCE SERIAL INTERFACE CIRCUITS
Figure 8. 52 PQFP Package
S2042/S2043
Applied Micro Circuits Corporation
6195 Lusk Blvd., San Diego, CA 92121 • (619) 450-9333
11

11 Page







PáginasTotal 20 Páginas
PDF Descargar[ Datasheet S2043.PDF ]




Hoja de datos destacado

Número de piezaDescripciónFabricantes
S204Silicon Power RectifierMicrosemi Corporation
Microsemi Corporation
S2040Silicon Power RectifierMicrosemi Corporation
Microsemi Corporation
S2040NSCRsTeccor Electronics
Teccor Electronics
S2040RSCRsTeccor Electronics
Teccor Electronics

Número de piezaDescripciónFabricantes
SLA6805M

High Voltage 3 phase Motor Driver IC.

Sanken
Sanken
SDC1742

12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters.

Analog Devices
Analog Devices


DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares,
permitiéndote verlos en linea o descargarlos en PDF.


DataSheet.es    |   2020   |  Privacy Policy  |  Contacto  |  Buscar