|
|
Número de pieza | 74VHC00M | |
Descripción | Quad 2-Input NAND Gate | |
Fabricantes | Fairchild Semiconductor | |
Logotipo | ||
Hay una vista previa y un enlace de descarga de 74VHC00M (archivo pdf) en la parte inferior de esta página. Total 10 Páginas | ||
No Preview Available ! February 2008
74VHC00
Quad 2-Input NAND Gate
Features
■ High Speed: tPD = 3.7ns (typ.) at TA = 25°C
■ High noise immunity: VNIH = VNIL = 28% VCC (min.)
■ Power down protection is provided on all inputs
■ Low noise: VOLP = 0.8V (max)
■ Low power dissipation: ICC = 2µA (max.) at TA = 25°C
■ Pin and function compatible with 74HC00
General Description
The VHC00 is an advanced high-speed CMOS 2-Input
NAND Gate fabricated with silicon gate CMOS technol-
ogy. It achieves the high-speed operation similar to
equivalent Bipolar Schottky TTL while maintaining the
CMOS low power dissipation. The internal circuit is com-
posed of 3 stages, including buffer output, which provide
high noise immunity and stable output. An input protec-
tion circuit insures that 0V to 7V can be applied to the
input pins without regard to the supply voltage. This
device can be used to interface 5V to 3V systems and
two supply systems such as battery backup. This circuit
prevents device destruction due to mismatched supply
and input voltages.
Ordering Information
Order Number
Package
Number
Package Description
74VHC00M
74VHC00SJ
M14A
M14D
14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150"
Narrow
14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
74VHC00MTC
74VHC00N
MTC14
N14A
14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153,
4.4mm Wide
14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide
Device also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering number.
All packages are lead free per JEDEC: J-STD-020B standard.
©1992 Fairchild Semiconductor Corporation
74VHC00 Rev. 1.3.0
www.fairchildsemi.com
1 page AC Electrical Characteristics
Symbol
Parameter
tPLH, tPHL Propagation Delay
CIN Input Capacitance
CPD Power Dissipation
Capacitance
VCC (V)
3.3 ± 0.3
5.0 ± 0.5
Conditions
CL = 15pF
CL = 50pF
CL = 15pF
CL = 50pF
VCC = Open
(3)
TA = 25°C
Min. Typ. Max.
5.5 7.9
8.0 11.4
3.7 5.5
5.2 7.5
4 10
19
TA = –40°C
to +85°C
Min. Max.
1.0 9.5
1.0 13.0
1.0 6.5
1.0 8.5
10
Units
ns
ns
pF
pF
Note:
3. CPD is defined as the value of the internal equivalent capacitance which is calculated from the operating
current consumption without load. Average operating current can be obtained by the equation:
ICC (opr.) = CPD • VCC • fIN + ICC / 4 (per gate).
©1992 Fairchild Semiconductor Corporation
74VHC00 Rev. 1.3.0
5
www.fairchildsemi.com
5 Page |
Páginas | Total 10 Páginas | |
PDF Descargar | [ Datasheet 74VHC00M.PDF ] |
Número de pieza | Descripción | Fabricantes |
74VHC00 | QUAD 2-INPUT NAND GATE | STMicroelectronics |
74VHC00 | Quad 2-Input NAND Gate | Fairchild Semiconductor |
74VHC00M | QUAD 2-INPUT NAND GATE | STMicroelectronics |
74VHC00M | Quad 2-Input NAND Gate | Fairchild Semiconductor |
Número de pieza | Descripción | Fabricantes |
SLA6805M | High Voltage 3 phase Motor Driver IC. |
Sanken |
SDC1742 | 12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters. |
Analog Devices |
DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares, |
DataSheet.es | 2020 | Privacy Policy | Contacto | Buscar |